

# D/AVE 3D

# **Data Sheet**

# D/AVE 3D (V1.0)

| Author          | : | Christian Sehnke              |
|-----------------|---|-------------------------------|
| Document Number | : | TD-070201DH-DS                |
| Security        | : | Confidential                  |
| Version         | : | 0.7                           |
| Date            | : | 2009-11-02                    |
| Status          | : | Proposed                      |
| Released From   | : | TES Electronic Solutions GmbH |

#### **PRELIMINARY REMARK:**

This document is the property of the TES Electronic Solutions GmbH.

# TABLE OF CONTENTS

| TABLE      | OF CONTENTS                                         | . 2        |
|------------|-----------------------------------------------------|------------|
| CHANG      | E HISTORY                                           | . 4        |
| 1. INT     | RODUCTION                                           | . 5        |
| 1.1<br>1.2 | FEATURE HIGHLIGHTS<br>DEFINITIONS AND ABBREVIATIONS | . 6<br>. 7 |
| 2. INT     | ERFACES                                             | . 8        |
| 2.1        | HW INTERFACES                                       | . 8        |
| 2.1.1      | INTERRUPT REQUEST SIGNAL                            | . 8        |
| 2.1.2      | SLAVE BUS INTERFACE                                 | . 8        |
| 2.1.3      | MASTER BUS INTERFACE                                | 10         |
| 2.1.4      | BUS ADAPTORS                                        | 12         |
| 2.2        | SW INTERFACES                                       | 13         |
| 2.2.1      | NATIVE D/AVE DRIVER                                 | 13         |
| 2.2.2      | Generic D/AVE Driver                                | 14         |
| 2.2.3      | OPENGL                                              | 14         |
| 2.2.4      | OPENVG                                              | 15         |
| 2.2.5      | EGL                                                 | 15         |
| 3. SYS     | STEM ARCHITECTURE                                   | 16         |
| 31         | INTERRUPT CONTROLLER, STATUS/CONFIG CONTROLLER      | 17         |
| 3.2        | ARBITER                                             | 17         |
| 3.3        | DISPLAY LIST READER                                 | 17         |
| 3.4        | GEOMETRY SETUP PROCESSOR                            | 17         |
| 3.5        | PERFORMANCE COUNTERS                                | 17         |
| 3.6        | PIXEL PIPELINE                                      | 18         |
| 3.6.1      | Alpha Color Test Unit                               | 19         |
| 3.6.2      | BLEND UNIT                                          | 19         |
| 3.6.3      | COLOR UNIT                                          | 19         |
| 3.6.4      | COLOR MASK UNIT                                     | 19         |
| 3.6.5      | LOGIC OP                                            | 19         |
| 3.6.6      | TEXTURE FETCH                                       | 19         |
| 3.6.7      | ZSA UNIT                                            | 22         |
| 3.6.8      | ZSA WRITE UNIT                                      | 22         |
| 3.7        | PIXEL SELECTION                                     | 22         |
| 3.8        |                                                     | 22         |
| 3.9        |                                                     | 23         |
| 3.9.1      |                                                     | 23         |
| 3.9.Z      | SWIZZLING                                           | 24<br>24   |
| 3.9.3      | VSD Evandi e                                        | 24<br>21   |
| 3.9.4      | VOF EXAMPLE                                         | 24<br>24   |
| 4 DIO      |                                                     | 27<br>05   |
| 4. DIS     |                                                     | 20         |
| 5. RE(     | GISTER DESCRIPTION                                  | 26         |
| 6. PEF     | RFORMANCE                                           | 27         |
| 61         | FULDATE                                             | 77         |
| 0.1        |                                                     | 21<br>27   |
| 0.2        | VEKIEA INKUUGHPUI                                   | 21         |

|                      | Title       | D/AVE 3D Data Sheet | Version | 0.7              | Date<br>2009-11 | -02  |
|----------------------|-------------|---------------------|---------|------------------|-----------------|------|
| Electronic Solutions | Sign Number | TD-070201DH-DS      | Author  | Christian Sehnke | Page<br>2       | 2/37 |

| 6.3<br>6.4<br>6.4.1<br>6.4.2<br>7. POV           | TRIANGLE THROUGHPUT       2         BANDWIDTH REQUIREMENTS       2         AVERAGE NUMBER OF BITS REQUIRED PER PIXEL       2         TOTAL AMOUNT OF DATA REQUIRED PER SECOND       2         VER REDUCTION FEATURES       2 | 27<br>28<br>28<br>29<br><b>30</b>       |
|--------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|
| 7.1<br>7.2<br>7.3                                | CLOCK GATING<br>MEMORY BLOCK DISABLING<br>PREPARATION FOR AUTOMATIC CLOCK GATING                                                                                                                                             | 30<br>30<br>30                          |
| 8. INTE                                          | EGRATION OVERVIEW                                                                                                                                                                                                            | 31                                      |
| 8.1<br>8.2<br>8.3<br>8.4<br>8.5<br><b>9. DEV</b> | CONFIGURABLE CONSTANTS                                                                                                                                                                                                       | 31<br>31<br>31<br>31<br>32<br><b>33</b> |
| 10. R                                            | ESOURCE USAGE                                                                                                                                                                                                                | 34                                      |
| 10.1<br>10.1.1<br>10.1.2<br>10.1.3               | ASIC GATE COUNT                                                                                                                                                                                                              | 34<br>34<br>34<br>34                    |
| IMAGES.                                          |                                                                                                                                                                                                                              | 36                                      |
| TABLES                                           |                                                                                                                                                                                                                              | 37                                      |

| TES ™<br>Electronic Solutions | Title       | D/AVE 3D Data Sheet | Version | 0.7               | Date<br>2009- | -11-02 |
|-------------------------------|-------------|---------------------|---------|-------------------|---------------|--------|
|                               | Sign Number |                     | Author  | Obviation Ochales | Page          | 0/07   |
|                               |             | TD-070201DH-DS      |         | Christian Sennke  |               | 3/3/   |

# **CHANGE HISTORY**

| Date       | Person | Version | Reason / Changes                                                                                                 |
|------------|--------|---------|------------------------------------------------------------------------------------------------------------------|
| 2008-01-04 | BZu    | 0.1     | First draft version.                                                                                             |
| 2008-01-21 | BZu    | 0.2     | Add resource and performance estimation.                                                                         |
| 2008-01-25 | BZu    | 0.3     | Update Blend Unit, Color Format and Display List description. Add performance data.                              |
| 2008-02-21 | NSc    | 0.4     | Review and update of SW interfaces.                                                                              |
| 2008-03-05 | CSe    | 0.5     | Included information on VSP multi-threading and corrected performance estimations                                |
| 2009-01-26 | CSe    | 0.6     | Added information on power reduction features, bandwidth requirements and tool chain.<br>Updated resource usage. |
| 2009-10-28 | CSe    | 0.7     | Set status to proposed.                                                                                          |
| 2009-11-02 | CSe    | 0.8     | Completed list of provided OpenGL ES extensions.                                                                 |

|                      | Title       | D/AVE 3D Data Sheet | Version | 0.7              | Date<br>2009- | 11-02 |
|----------------------|-------------|---------------------|---------|------------------|---------------|-------|
| Electronic Solutions | Sign Number |                     | Author  |                  | Page          |       |
|                      |             | TD-070201DH-DS      |         | Christian Sehnke |               | 4/37  |

# 1. INTRODUCTION

The D/AVE 3D (D3) is a VHDL-RTL-IP developed for vector based graphic applications. D3 perfectly fits to the requirements of embedded systems.

D3 is designed to fulfill OpenGL ES 1.1 (OGLES), OpenVG 1.01 (OVG) requirements and beyond, such as Edge-Based-Filtering and Per-Primitive-Anti-Aliasing.

TES provides the open standard SW APIs OpenGL ES 1.1, EGL 1.3 and OpenVG 1.01 along with its HW-IP.

|                      | Title       | D/AVE 3D Data Sheet | Version | 0.7              | Date<br>2009- | -11-02 |
|----------------------|-------------|---------------------|---------|------------------|---------------|--------|
| Electronic Solutions | Sign Number |                     | Author  | Obviation Oakala | Page          | E /07  |
|                      |             | TD-070201DH-DS      |         | Christian Sennke |               | 5/37   |

#### **1.1 Feature Highlights**

- Low resource usage
  - Low gate count (~1.2 Mio. Gates)
  - Low internal memory requirements (~200-400 K Memory Bits)
- Offers a wide range of graphical primitives
  - o Lines
  - o Triangles
  - Quadrangles
- Prepared for easy SoC integration
  - ALTERA AVALON support
  - ARM AMBA-AHP, ARM AMBA-APB Bus support
  - o Performance robust to high memory latency
  - Single clock domain architecture
- High Performance
  - o 100 Mio. Pixels/Second fill rate (100 MHz).
  - 6,6 Mio. triangles throughput (100 MHz.)
  - o Early-Z-Test
- High Quality Rendering
  - o Anti-Aliasing and Sub-Pixel accurate rendering
  - Edge-Based-Filtering for image scaling
  - Per-Primitive-Anti-Aliasing (settable per edge)
  - o Static dithering at Framebuffer write back to enhance RGB565 output
- Fully programmable Transform and Lighting Engine
- Extensive Software Stack available
  - o General Driver
  - o EGL 1.3 API
  - o OpenGL ES 1.1 API
  - o OpenVG 1.01 API
- Textures
  - o 2048 x 2048 Texture size
  - Flexible texture color format handling
  - Texture compression
  - Texture offset swizzeling
- Framebuffer
  - o 2048 x 2048 supported
  - o ARGB8888, ARGB4444, ARGB1555, RGBA5551, RGB565, AL88, AL44, A8
  - o Blend Modes Blend, Multiply, Darken, Lighten

|                      | Title       | D/AVE 3D Data Sheet | Version 0.7      | Date<br>2009-11-02 |
|----------------------|-------------|---------------------|------------------|--------------------|
| Electronic Solutions | Sign Number |                     | Author           | Page               |
| '                    |             | TD-070201DH-DS      | Christian Sehnke | 6/37               |

## **1.2 Definitions and Abbreviations**

| A              | : Alpha                                                                    |
|----------------|----------------------------------------------------------------------------|
| AA             | : Anti-Aliasing                                                            |
| ARGB           | : Alpha, Red, Green, Blue (color components)                               |
| Coverage-Alpha | : Value between 0-1 which indicates how much of the pixel is covered       |
| •              | by the primitive.                                                          |
| D3             | : D/AVE 3D                                                                 |
| DL             | : Display-List (Command List, Stream)                                      |
| DLR            | : Display-List-Reader                                                      |
| Driver         | : D/AVE 3D Driver                                                          |
| EGL            | : Native Platform Graphics Interface 1.3 ( <u>http://www.khronos.org</u> ) |
| Framebuffer    | : Pixel Color Buffer                                                       |
| GSP            | : Geometry Setup Processor                                                 |
| GPU            | : Graphic Processing Unit (the D/AVE 3D in the scope of this text)         |
| HW             | : Hardware                                                                 |
| IP             | : Intellectual-Property                                                    |
| IRQ            | : Interrupt-Request                                                        |
| IRS            | : Interrupt-Request-Signal                                                 |
| MBI            | : Master-Bus-Interface                                                     |
| MSB            | : Most Significant Bit                                                     |
| N/A            | : Not applicable                                                           |
| OS             | : Operating System                                                         |
| OGLES          | : OpenGL ES 1.1 ( <u>http://www.khronos.org</u> )                          |
| OVG            | : OpenVG 1.01 ( <u>http://www.khronos.org</u> )                            |
| PP             | : Pixel Pipeline                                                           |
| RGB            | : Red, Green, Blue                                                         |
| R/W            | : Read / Write                                                             |
| SBI            | : Slave-Bus-Interface                                                      |
| SIMD           | : Single Instruction Multiple Data                                         |
| SW             | : Software                                                                 |
| Texel          | : Texture Pixel                                                            |
| Tri            | : Triangle                                                                 |
| UMA            | : Unified Memory Architecture                                              |
| VSP            | : Vertex Streaming Processor                                               |
| ZSA            | : Interleaved buffer of Depth, Stencil and Global Alpha Mask attributes    |
|                |                                                                            |

| TES TES Electronic Solutions | Title       | D/AVE 3D Data Sheet | Version         | 0.7         | Date<br>2009- | 11-02 |
|------------------------------|-------------|---------------------|-----------------|-------------|---------------|-------|
|                              | Sign Number | TD-070201DH-DS      | Author<br>Chris | tian Sehnke | Page          | 7/37  |

# 2. INTERFACES

#### 2.1 HW Interfaces



Image 2-1 : Interface Diagram

#### 2.1.1 Interrupt Request Signal

A single signal indicates an interrupt request. There are two interrupt sources:

- DLFINISHED Indicates that DL has been fully processed
- DLEVENT Hit event command within DL or indicates an error within DL

In case of a DLEVENT the IP paused until the IRQ has been handled. This interrupt can be used for CPU synchronization at a certain point. This interrupt also indicates an error within the DL itself.

#### 2.1.2 Slave Bus Interface

The Slave-Bus-Interface is a simple 32 Bit slave interface for the following purposes:

- To get general HW capabilities information
- To get status information
- To set display list start address
- Interrupt handling
  - To reset an interrupt request
  - To get active interrupt request bits
  - To get interrupt parameters
- Performance counter handling

|                      | Title       | D/AVE 3D Data Sheet | Version        | 0.7 | Date<br>2009- | 11-02 |
|----------------------|-------------|---------------------|----------------|-----|---------------|-------|
| Electronic Solutions | Sign Number |                     | Author         |     | Page          |       |
| ,                    |             | TD-070201DH-DS      | Christian Sehr | nke |               | 8/37  |

#### 2.1.2.1 SBI Specification



Image 2-2 : Interface Diagram – Slave Bus Interface



Image 2-3 : Waveform Diagram – Slave Bus Interface

| Inputs  |                                                                                                                                                              |                                                             |  |  |  |
|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|--|--|--|
| •       | <b>Address</b><br>Target address for the current read                                                                                                        | or write request. Valid when "Req" is asserted.             |  |  |  |
| •       | <b>Req</b><br>An asserted "Req" indicates a requ                                                                                                             | est.                                                        |  |  |  |
| •       | Write<br>An asserted "Write" together with an asserted "Req" indicates a write request. Asserted "Req<br>with an unasserted "Write" indicates a read access. |                                                             |  |  |  |
| •       | <b>WriteData</b><br>Data to write. Valid when "Req" and "Write" are asserted.                                                                                |                                                             |  |  |  |
| Outputs | 3                                                                                                                                                            |                                                             |  |  |  |
| •       | <b>ReadData</b><br>Valid one cycle after an asserted "R<br>the last read request.                                                                            | eq". ReadData is a register, which holds/keeps the value of |  |  |  |

| Electronic Solutions | Title       | D/AVE 3D Data Sheet | Version | 0.7               | Date<br>2009- | ·11-02 |
|----------------------|-------------|---------------------|---------|-------------------|---------------|--------|
|                      | Sign Number |                     | Author  | Christian Cabalys | Page          | 0/07   |
|                      |             | TD-070201DH-DS      |         | Christian Sennke  |               | 9/3/   |

#### 2.1.3 Master Bus Interface

The generic MBI gives D3 an r/w master access to memory, its main features are:

- Byte enable signals
- Variable burst count
  - o max. count configurable
- Word aligned burst access
- Word width configurable (32,64,128)
- A new request can be started before previous read access is fully closed

#### 2.1.3.1 MBI Specification



Image 2-4 : Interface Diagram – Master Bus Interface



Image 2-5 : Waveform Diagram – Master Bus Interface

| TES ™<br>Electronic Solutions | Title       | D/AVE 3D Data Sheet | Version | 0.7               | Date 2009-11-02 |
|-------------------------------|-------------|---------------------|---------|-------------------|-----------------|
|                               | Sign Number |                     | Author  | Obviation Oakalas | Page            |
|                               |             | TD-070201DH-DS      |         | Christian Sennke  | 10/37           |

The waveform above shows an example for the fastest possible single read, a burst read of length 3 and a burst write of length 2. It is assumed, that a memory word consists of 4 bytes. For simplification, the addresses use only 16 bits.

| Inputs  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                              |  |  |  |  |  |
|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| •       | <b>Ack</b><br>Acknowledge for "Req" output.                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                              |  |  |  |  |  |
| •       | <b>ReadData</b> Data read from the external memory. Valid when "ReadDataValid" is asserted.                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                              |  |  |  |  |  |
| •       | <b>ReadDataValid</b><br>Indicates "ReadData" is valid. As<br>the external memory.                                                                                                                                                                                                                                                                                                                                                                                     | serted for a single clock cycle for every memory word returned from                                                                                                                                                                                                                          |  |  |  |  |  |
| Outputs | 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                              |  |  |  |  |  |
| •       | <b>Req</b><br>Request to the external memory.<br>rising edge of the clock. This clock<br>the bus.<br>"Write", "Address", "Burstcount<br>while "Req" is asserted (exception<br>request of a write access).                                                                                                                                                                                                                                                             | Once asserted, it must stay asserted until "Ack" input is high at a<br>k edge is the moment, when the command is effectively accepted by<br>", "Byteenable" and (in case of a write) "WriteData" have to be stable<br>n: "Address" and "Burstcount" are not considered for all but the first |  |  |  |  |  |
| •       | <b>Write</b><br>Indicates, whether a request is a 1                                                                                                                                                                                                                                                                                                                                                                                                                   | read (0) or a write (1).                                                                                                                                                                                                                                                                     |  |  |  |  |  |
| •       | <b>Address</b><br>Target address for the current rea<br>Byte based, only multiples of mer                                                                                                                                                                                                                                                                                                                                                                             | id or write request.<br>nory word size allowed.                                                                                                                                                                                                                                              |  |  |  |  |  |
| •       | <ul> <li>Burstcount</li> <li>Number of words-1 (0 means one word and so on), for the current read or write request.</li> <li>In case of a read request, "Burstcount"+1 words will be returned with "ReadDataValid" being asserted.</li> <li>In case of a write request, "Req" and "Write" have to be asserted "Burstcount" times after the initial write request of a burst. "Address" and "Burstcount" are only considered for the initial write request.</li> </ul> |                                                                                                                                                                                                                                                                                              |  |  |  |  |  |
| •       | <b>Byteenable</b><br>Only considered for a write reque<br>to the external memory.                                                                                                                                                                                                                                                                                                                                                                                     | est: Masks the bytes in current "WriteData", which have to be written                                                                                                                                                                                                                        |  |  |  |  |  |
| •       | WriteData<br>Current write data. Masked by "I                                                                                                                                                                                                                                                                                                                                                                                                                         | Byteenable".                                                                                                                                                                                                                                                                                 |  |  |  |  |  |
|         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                              |  |  |  |  |  |

|                      | Title       | D/AVE 3D Data Sheet | Version   | 0.7      | Date<br>2009 | -11-02 |
|----------------------|-------------|---------------------|-----------|----------|--------------|--------|
| Electronic Solutions | Sign Number |                     | Author    |          | Page         |        |
| '                    |             | TD-070201DH-DS      | Christian | n Sehnke |              | 11/37  |

#### 2.1.4 Bus Adaptors

Due to the fact that MBI and SBI are TES proprietary, glue logic (Bus-Adaptor) is required to connect D3 to certain bus interfaces.

TES has available Bus-Adaptors for ALTERA AVALON<sup>™</sup> and ARM AMBA<sup>™</sup> (APB for SBI, AHB or AXI for MBI).

Bus-Adaptors for other bus interfaces can be implemented on customer site or can be provided by TES as a design service. Please get the latest list of current supported Bus-Adaptors from TES Sales.

|                      | Title       | D/AVE 3D Data Sheet | Version | 0.7              | Date 2009-11-02 |
|----------------------|-------------|---------------------|---------|------------------|-----------------|
| Electronic Solutions | Sign Number |                     | Author  |                  | Page            |
|                      |             | TD-070201DH-DS      |         | Christian Sehnke | 12/37           |

#### 2.2 SW Interfaces



Image 2-6 : SW Interfaces

TES offers the open APIs OGLES, OVG and EGL for the D/AVE 3D IP series.

Please get the list of current supported OS and HW-System configurations from TES Sales.

#### 2.2.1 Native D/AVE Driver

The native driver is a thin layer of OS abstraction. All platform dependant functions are implemented at this level. If the target OS is partitioned into kernel and user space, the native driver is the only element that is running in kernel space. It provides the following services to the upper software layers :

- Management of GPU memory (if the platform is not UMA).
- Address translation.
- Transfer of data to and from GPU memory.
- Receiving interrupt requests from the HW and raising corresponding events.
- Abstraction of target OS's thread synchronization.
- Abstraction of target OS's CPU memory management.
- Abstraction of target OS's window management (for EGL).
- Accessing D/AVE hardware registers.

|                      | Title       | D/AVE 3D Data Sheet | Version     | 0.7    | Date<br>2009 | -11-02 |
|----------------------|-------------|---------------------|-------------|--------|--------------|--------|
| Electronic Solutions | Sign Number |                     | Author      |        | Page         |        |
|                      |             | TD-070201DH-DS      | Christian S | Sehnke |              | 13/37  |

#### 2.2.2 Generic D/AVE Driver

The generic driver is written in plain ANSI C and designed to be easily portable. It has no dependency on any standard library or OS function.

All functionality of the D3 HW can be accessed using the generic driver. All functions are fully reentrant and thread safe.

Main services provided by the generic driver are :

- Context management
  - All interaction with the driver is associated with a context.
  - Each process needs to have it's own context.
  - All data and all actions are linked to a context.
- Buffer management
  - All objects the GPU works with are stored in buffers (textures, streams, ZSA buffers, Framebuffers).
  - Buffers can be shared between contexts.
  - o Buffer usage by the GPU is tracked using fence sync objects in the stream.
  - Buffers can be in shared memory, cpu side, gpu side or both sides (using a shadow copy) transparent to the application.
- Stream creation
  - o All rendering is triggered by the command stream.
  - Adding geometry data, register changes, shader uploads etc to the stream.
  - Quickly add, remove or insert instructions or instruction batches.
  - Flatten all instructions into a Buffer.
- Error handling
  - Every function returns an indication if it succeeded.
  - Errors are stored internally until they are received by the application.
  - Once an unreceived error is in the system no more functions are executed and no more errors are generated.
  - All functions are documented to indicate the errors they can possibly generate.

#### 2.2.3 OpenGL

TES provides an OpenGL ES 1.1 software interface. The OpenGL implementation does conform to the standard according to Khronos OpenGL/ES conformance tests.

All functionality is mapped to the HW, no software rendering is performed.

As OpenGL does not cover all functionality of D3 we will provide custom extensions.

Supported OES extensions:

At least the following extensions are available:

- OES\_byte\_coordinates
- OES\_fixed\_point
- OES\_single\_precision
- OES\_read\_format

|                      | Title       | D/AVE 3D Data Sheet | Version     | 0.7              | Date<br>2009- | 11-02 |
|----------------------|-------------|---------------------|-------------|------------------|---------------|-------|
| Electronic Solutions | Sign Number | TD-070201DH-DS      | Author<br>C | Christian Sehnke | Page          | 14/37 |

- OES\_query\_matrix
- OES\_blend\_equation\_separate
- OES\_blend\_func\_separate
- OES\_framebuffer\_object
- OES\_rgb8\_rgba8
- OES\_texture\_env\_crossbar

Proprietary extensions to support the following techniques:

- Specular per-pixel lighting using a vector normalization texture
- Spherical environment mapping
- Dual-paraboloid environment mapping

#### 2.2.4 OpenVG

TES provides an OpenVG 1.01 software interface. The OpenVG implementation does conform to the standard according to Khronos OpenVG conformance tests.

#### 2.2.5 EGL

A matching EGL 1.3 software interface is provided to be used in conjunction with both OpenGL ES and OpenVG.

Mixed rendering using both OpenGL ES and OpenVG to the same framebuffer is possible.

|                      | Title       | D/AVE 3D Data Sheet | Version | 0.7              | Date<br>2009 | -11-02 |
|----------------------|-------------|---------------------|---------|------------------|--------------|--------|
| Electronic Solutions | Sign Number |                     | Author  |                  | Page         |        |
|                      |             | TD-070201DH-DS      |         | Christian Sehnke |              | 15/37  |

# **3. SYSTEM ARCHITECTURE**



Image 3-1 : Block Diagram – D/AVE 3D Dataflow

After reset the whole IP waits to get configured by the CPU. The CPU can configure or can get status information via the SBI (Slave Bus Interface).

The common approach is that the Driver creates a command list in memory and stores the pointer to it in a dedicated register. The D3 will automatically start processing the command list. A status flag and an interrupt indicate that the command list has been fully processed.

To deal with unpredictable memory latency, FIFOs are added at all crucial places, making D3 more performance robust.

|                      | Title       | D/AVE 3D Data Sheet | Version | 0.7               | Date<br>2009-11-02 |
|----------------------|-------------|---------------------|---------|-------------------|--------------------|
| Electronic Solutions | Sign Number |                     | Author  | Christian Cabalus | Page               |
|                      |             | TD-070201DH-DS      |         | Christian Sennke  | 16/37              |

#### 3.1 Interrupt Controller, Status/Config Controller

This module handles interrupts, performance counters, status information etc. For further information see chapter 2.1.1 and chapter 2.1.2.

#### 3.2 Arbiter

This module merges all 5 internal MBIs. The Arbiter works with a fixed prioritization scheme:

- Display List Reader
- ZSA Cache
- Texture Cache #1
- Texture Cache #2
- Framebuffer Cache

Display List Reader is most prior.

#### 3.3 Display List Reader

The DLR reads the display list with fixed bursts into a FIFO and transfers the data in chunky of to the Stream Controller.

#### 3.4 Geometry Setup Processor

This module calculates the input parameters for the Pixel Selection Unit.

#### **3.5 Performance Counters**

The D3-IP has four groups of Performance-Counters. Each group has its own trigger events and a specific amount of individual counters.

- 4 Cache-Counters to measure cache performance
- 2 General-Counters to measure overall used cycle for different domains such as Pixel-Pipeline.
- 4 Pixel-Pipeline-Counters to measure performance and to find performance bottlenecks
- 2 VSP-GSP-Counters to measure vertex and primitive performance

|                      | Title       | D/AVE 3D Data Sheet | Version 0.7      | Date 2009-11-02 |
|----------------------|-------------|---------------------|------------------|-----------------|
| Electronic Solutions | Sign Number |                     | Author           | Page            |
|                      |             | TD-070201DH-DS      | Christian Sehnke | 17/37           |

#### 3.6 Pixel Pipeline



Image 3-2 : Block Diagram - Pixel Pipeline

The actual pixel processing takes place in the Pixel-Pipeline. Last part of the Pixel-Pipeline is the write back to the Framebuffer. In terminology of this document Framebuffer means the alpha and color part only. Other values like Depth, Stencil and Global Alpha Mask are stored interleaved in an extra buffer, called ZSA-Buffer.

The Pixel-Pipeline supports Early-Z-Test. This requires that the ZSA Value write back takes place after Alpha Color Test. If ZSA-Unit marks a pixel as not passed and Alpha-Test is off, no texture fetch will be made for it.

The Pixel-Pipeline has a throughput of 1 pixel per cycle, even in the case that all features are turned on. The Texture-Cache offers 4x64Bit read ports, which enables full speed texture filtering even with compressed textures.

|                      | Title       | D/AVE 3D Data Sheet | Version   | 0.7     | Date<br>2009 | -11-02 |
|----------------------|-------------|---------------------|-----------|---------|--------------|--------|
| Electronic Solutions | Sign Number |                     | Author    | Soboko  | Page         | 18/37  |
|                      | 1           | 10-070201011-03     | Chinatian | COULTRE |              | 10/37  |

#### 3.6.1 Alpha Color Test Unit

An OGLES conform Alpha-Test and a Color-Key-Test is performed in this module.

#### 3.6.2 Blend Unit

This unit blends the pixel with the Framebuffer. All OGLES and OVG blend modes are supported, such as:

- Blend (F[RGB] = D \* A + S \*B)
- Multiply ( F[RGB] = S \* ( D + A ) + D \* B )
- Darken (F[RGB] = MIN (S + D \* A, D + S \* B))
- Lighten (F[RGB] = MAX (S + D \* A, D + S \* B))

Additionally dithering a blending with the pixel coverage value is also be performed.

#### 3.6.3 Color Unit

Performs OGLES and OVG conform pixel texturing.

#### 3.6.4 Color Mask Unit

All color channels can be individually turned on or off for the Framebuffer write back.

#### 3.6.5 Logic Op

This module performs OGLES conform logical pixel operations.

#### 3.6.6 Texture Fetch

This module performs the following:

- Texel Fetch (4xTexels per cycle)
- Texture Decompression
- Texture Filtering
  - o Bilinear
  - o Edge based
  - o Next neighbor
- Texture MipMapping
- Texture Offset Swizzeling
  - o Linear
  - o Full interleaved
  - o Interleaved 4
  - o Interleaved 16
- Texture Pre-Multiplication
  - texel[RGB] = texel[RGB] \* texel[A]
- Texture Wrap (U/V separately)
  - Clamp to Edge
  - o No Clamp
  - o Repeat

| TES TES              | Title       | D/AVE 3D Data Sheet | Version 0       | .7 Date | 9-11-02 |
|----------------------|-------------|---------------------|-----------------|---------|---------|
| Liectronic Solutions | Sign Number |                     | Author          | Page    | e       |
|                      | -           | TD-070201DH-DS      | Christian Sehnl | ke      | 19/37   |

#### 3.6.6.1 Color Formats

The D3-IP supports a wide range of texture color formats, realized by a flexible two step approach. The following formats are supported:

- ARGB8888
- ARGB4444
- ARGB1555
- ARGB5551
- RGB565
- Luminance 8 and Alpha 8
- Luminance 4 and Alpha 4
- Luminance 8 or Alpha 8

And also all possible permutations, such as BGR565 are supported.

#### 3.6.6.2 Edge-Based-Filtering



Table 3-1: Bilinear (left), Edge-Based (right)

The D3-IP offers with Edge-Based-Filtering a good alternative to the common Bilinear approach. In many cases Edge-Based-Filtering produces far less stairway artifacts compared to Bilinear-Filtering.

|                      | Title       | D/AVE 3D Data Sheet | Version | 0.7              | Date<br>2009-11-02 |
|----------------------|-------------|---------------------|---------|------------------|--------------------|
| Electronic Solutions | Sign Number |                     | Author  |                  | Page               |
|                      |             | TD-070201DH-DS      |         | Christian Sehnke | 20/37              |

# Vinconmation Nr Mineasmatian Me M Vision M Vision . • トップからのメッセージ トップからのメッセージ 映像やゲームのみならずコンピュ 映像やゲームのみならずコンピュ わりを可能にする最も有効なメデ わりを可能にする最も有効なメデ

#### 3.6.6.3 Texture Compression

Table 3-2 : uncompressed 24Bit per Pixel (left), 4Bit per Pixel compressed (right)

D/AVE 3D offers 4Bit per Pixel lossy RGB decompression support. TES provides sources and a Windows based Tool for the compression part.

|                      | Title       | D/AVE 3D Data Sheet | Version | 0.7               | Date 2009-11-02 |
|----------------------|-------------|---------------------|---------|-------------------|-----------------|
| Electronic Solutions | Sign Number |                     | Author  | Christian Coholes | Page 21/27      |
|                      |             | TD-070201DH-DS      |         | Christian Sennke  | 21/37           |

#### 3.6.7 ZSA Unit

An OGLES conform Depth-Test and Stencil-Test is performed in this module. Also a Global-Alpha-Mask can be optional multiplied either with the pixel color or the coverage alpha. The following ZSA configurations are supported:

- 16 Bit 1 Bit Stencil, 10 Bit Depth, 5 Bit Global-Alpha-Mask
- 16 Bit 1 Bit Stencil, 15 Bit Depth
- 32 Bit 8 Bit Stencil, 16 Bit Depth, 8 Bit Global-Alpha-Mask
- 32 Bit 8 Bit Stencil, 24 Bit Depth

#### 3.6.8 ZSA Write Unit

This module performs a ZSA-Value write back under certain conditions.

#### 3.7 Pixel Selection

This module determines all pixels in the Framebuffer covered by a primitive (e.g. Triangle) and calculates the following per pixel attributes:

- Color
- Coverage-Alpha
- Depth-Value
- Dither-Pos
- MagFilter
- MipMap-Blend-Factor
- MipMap-Level
- Texture Coordinate #1
- Texture Coordinate #2

#### 3.8 Stream Controller

This module is the primary controller of the whole D3-IP and it handles the actual display list processing. A display list basically contains all information (e.g. full 3D scene) to render a complete frame or parts of a frame. A display list can contains the following data:

- Configuration data
  - o Edge Flags
  - Pixel Pipeline parameters
  - o Pixel Selection parameters
  - o VSP constants
- Program code
  - o VSP
  - o GSP
- Pointer to a display list (nested display lists supported)
- Custom IRQ + 32 Bit data word
- VSP trigger command
- GSP trigger commands, separate ones for 2,3,4 vertex based primitives
- Vertices and Attributes

|                      | Title       | D/AVE 3D Data Sheet | Version | 0.7              | Date<br>2009 | -11-02 |
|----------------------|-------------|---------------------|---------|------------------|--------------|--------|
| Electronic Solutions | Sign Number |                     | Author  | Christian Seboke | Page         | 22/37  |
|                      |             | 10 01020101100      |         |                  |              | 22/01  |

#### 3.9 Vertex Streaming Processor

The stream based vertex processing takes place in this module. Execution time is one cycle per instruction, except for the multiply and add instruction (3 cycles), without read data dependency. The VSP enables OpenGL ES 2.0 like Vertex-Shader support.

Brief overview:

- 48 Bit Instruction size
- Internal program memory can handle up to 1022 instructions
- Up to 40 General Purpose Registers (128 Bit, 4x32 Bit Floats, xyzw)
- Up to 384 Constant Registers (128 Bit, 4x32 Bit Floats)
- 22 instructions
  - o 13 SIMDs
    - abs Absolute value
    - add Add vectors
    - comp Compare two vectors
    - frac Fractional part
    - int Integer part
    - isX(z) Compare number to reference
    - madd Multiply Add
    - sub Subtract
    - max Maximum of two numbers
    - min Minimum of two numbers
    - move Register copy
    - movec Conditional register copy
    - mul Multiply
  - o 5 vector based instructions
    - dp3 Three-dimensional dot product
    - dp4 Four-dimensional dot product
    - xp1 Cross product part 1
    - xp2 Cross product part 2
    - msubalt Alternating product subtraction
  - o decompose Split into sign, exponent, mantissa
  - o compose Counterpart of decompose
  - rsqr Reciprocal Square Root
  - o lutN Mantissa Lookup
- Multi-threading to reduce effect of pipeline stalls (not yet in version 1.0)

#### 3.9.1 Aliases

The assembler allows the use of aliases for registers. To define an alias simply write "alias <name> <register>" in the assembly program. Where <register> can be a complete register, or just some components. If <register> is a complete register, swizzle operations are allowed on this alias.

Examples:

```
alias vertex r0 // define vertex as r0
alias ref c0.x // define ref as c0.x (useful for scalar values)
```

|                      | Title       | D/AVE 3D Data Sheet | Version 0.7      | Date<br>2009-11-02 |
|----------------------|-------------|---------------------|------------------|--------------------|
| Electronic Solutions | Sign Number |                     | Author           | Page               |
|                      |             | TD-070201DH-DS      | Christian Sehnke | 23/37              |

#### 3.9.2 Swizzling

For both input registers the order of the components can be arbitrarily rearranged.

r1 . xz // use x and y component for the operation
r1 . xx // replicate x component
r1 . yx // rearrange components

#### 3.9.3 Masking

Masking is used for the destination register to determine which components should be written. It works exactly like the swizzle operation, but supports no rearrange and no replicate:

r1 . xz //write first resulting x, second resulting z.

#### 3.9.4 VSP Example

This example demonstrates a small VSP program which transformed a 4 dimensional vertex and passed the result and one color to the Vertex-Array.

```
// initiate 2 reads from inputstream
stream 2
alias vertex r0 // inputstream is vertex , color
alias color r1
alias M11 c370
               // transformation matrix in c370..c373
alias M12 c371
alias M13 c372
alias M14 c373
dp4 r3.x z, point,M11
                           //M1*v start
dp4 r3._y_w,point,M12
dp4 r4.x_z, point,M13
dp4 r4._y_w,point,M14
add vertex.xy,r3.xy,r3.zw
add vertex.zw,r4.xy,r4.zw //M1*v end
// output in order: color,vertex
move sc,color
move sp,vertex
```

#### 3.10 Vertex Array

The Vertex-Array is basically a 16 entry array. Each entry stores the following data:

- vertex 128 Bit, 4x32 Bit Floats, xyzw
- texture cords #1 64 Bit, 2x32 Bit, st
- texture cords #2 64 Bit, 2x32 Bit, st
- color 128 Bit, 4x32 Bit Floats, argb
- valid 1 Bit, indicates the this entry is contains valid data

|                      | Title       | D/AVE 3D Data Sheet | Version | 0.7              | Date<br>2009-11-02 |
|----------------------|-------------|---------------------|---------|------------------|--------------------|
| Electronic Solutions | Sign Number |                     | Author  |                  | Page               |
| ,                    |             | TD-070201DH-DS      |         | Christian Sehnke | 24/37              |

## 4. DISPLAY LIST DESCRIPTION

The stream is a combination of command and data words. Commands are used to load vertices into the VSP, which will transform and store them in the Vertex-Array. The vertex data itself directly follows the command. Other commands will be used to trigger the render unit to draw a line, triangle, quad. These render commands contain direct indices into the Vertex-Array in order to specify the data source. The driver can transform incoming vertex (and index) streams into this interleaved format. Reading and interpreting the resulting stream will create no more memory accesses than working directly with vertex and index data (equal amount of caching assumed).

| TES TIES             | Title       | D/AVE 3D Data Sheet | Version             | 0.7      | Date<br>2009 | -11-02 |
|----------------------|-------------|---------------------|---------------------|----------|--------------|--------|
| Electronic Solutions | Sign Number | TD-070201DH-DS      | Author<br>Christian | Sehnke   | Page         | 25/37  |
|                      |             | TE STOLETETTE       | ermotian            | 00111110 |              | 20/01  |

# 5. REGISTER DESCRIPTION

N/A.

|                      | Title       | D/AVE 3D Data Sheet | Version | 0.7              | Date<br>2009-11-02 |
|----------------------|-------------|---------------------|---------|------------------|--------------------|
| Electronic Solutions | Sign Number |                     | Author  |                  | Page               |
|                      |             | TD-070201DH-DS      |         | Christian Sehnke | 26/37              |

# 6. PERFORMANCE

All performance data given are made under the following assumptions:

- 100% cache hit rates
- No latency from external data
- Internal pipeline latency ignored
- 100 MHz.

#### 6.1 Fillrate

The Pixel-Pipeline of the D3-IP can produce 1 pixel per cycle, in any configuration.

#### 6.2 Vertex Throughput

The vertex throughput depends very much on how many light sources are enabled and if transformation is performed. It also depends on the associated vertex attributes, such as color and texture coordinates.

| Transformation | Lighting               | Shade Model | Texture Coordinates | Performance            |
|----------------|------------------------|-------------|---------------------|------------------------|
|                |                        |             |                     | (Vertices Per Second)  |
| -              | -                      | Flat        | -                   | 33 Mio.                |
| 4x4 Matrix     | -                      | Flat        | -                   | 6,6 Mio.               |
| 4x4 Matrix     | -                      | Smooth      | -                   | 6,25 Mio.              |
| 4x4 Matrix     | -                      | Smooth      | S,T                 | 5,8 Mio.               |
| 4x4 Matrix     | 1xDiffuse<br>1xAmbient | Smooth      | S,T                 | 0,6 Mio. <sup>*1</sup> |

\*1: Can be doubled at least, once multi-threading is implemented in the VSP

### 6.3 Triangle Throughput

The triangle throughput depends very much on the number of attributes which have to be interpolated across the primitive.

| Z-Buffer | Vertex Colors | Texure Coordinates | Performance<br>(Triangles Per Second) |
|----------|---------------|--------------------|---------------------------------------|
| -        | -             | -                  | 6,6 Mio.                              |
| Х        | Х             | -                  | 5,2 Mio.                              |
| Х        | -             | S1,T1              | 6,6 Mio.                              |
| Х        | Х             | S1,T1              | 4 Mio.                                |
| Х        | Х             | S1,T1 / S2, T2     | 3,5 Mio.                              |

|                      | Title       | D/AVE 3D Data Sheet | Version | 0.7               | Date<br>2009-11-02 |
|----------------------|-------------|---------------------|---------|-------------------|--------------------|
| Electronic Solutions | Sign Number |                     | Author  | Obviation Ochalus | Page               |
|                      |             | TD-070201DH-DS      |         | Unristian Sennke  | 27/37              |

#### 6.4 Bandwidth Requirements

To reach the maximum possible performance, it is necessary to optimize the memory bus interface in terms of both latency and bandwidth.

Latency is not so much an issue, as the core uses prefetching mechanism and FIFOs to cope with a higher latency at the memory interface. Still, it should be clear that the lower the latency the better.

The bandwidth requirements strongly depend on the application. The factors to be considered are:

- Screen size (number of pixels)
- Desired rendering rate (fps)
- Framebuffer format (bits per pixel), framebuffer read required? (blend mode)
- Z buffer used, Z buffer format (bits per pixel)
- Usage of textures, texture format (bits per texel)
- Amount of vertex/geometry data

The following calculation gives an example for a typical 3D use case:

- 800x480 screen  $\rightarrow$  384000 pixels per frame
- 30 fps target render rate
- 32 bit ARGB framebuffer, alpha blending for 20% of the screen surface
  - Assumption that every pixel on the screen is rendered two times (2x overdraw)
- 32 bit ZSA buffer
  - Assumption that 50% of all pixels in the scene are dropped through the Z buffer and never rendered
- Textures enabled, 4 bit per texel compressed texture format
  - 4 texels read per pixel (bilinear or edge based filtering), 80% cache hit rate
- 10000 vertices (3 floats for position, 2 floats for texture coordinates, 4 bytes for vertex color) → 10000 \* (5\*4 + 4) = 240000 bytes

There are basically two ways to look at the above calculation:

#### 6.4.1 Average number of bits required per pixel

This point of view allows a short estimation of the minimum necessary data width of the bus: It is clear that for every single pixel processed by the pipeline, which comes out as being visible, at least a Z read, a Z write and a FB write are necessary.

When it comes to textures, also a certain average amount of texture data needs to be read per pixel, same for the vertex data.

Z read, Z write and FB write already sum up to 96 bits in the above example. This already indicates that 128 bits is a sensible bus width to avoid too much pipeline stalls due to limited bus bandwidth.

Even when using only 16 bit formats for both ZSA and frame buffers, the bus width should not be configured to be less than 64 bits.

|                      | Title       | D/AVE 3D Data Sheet | Version | 0.7              | Date<br>2009-11-02 |
|----------------------|-------------|---------------------|---------|------------------|--------------------|
| Electronic Solutions | Sign Number |                     | Author  |                  | Page               |
|                      |             | TD-070201DH-DS      |         | Christian Sehnke | 28/37              |

#### 6.4.2 Total amount of data required per second

This point of view allows estimating the necessary available bandwidth on the bus, considering the activity of other components in the system.

Calculating the complete bandwidth in terms of MBytes/second for the above case gives the following:

Visible pixels per second: (384000 pixels) \* (30 fps) = 11.52 MPixels/second (visible pixels only!!)

Framebuffer data per visible pixel: (4 bytes per pixel) \* (2x overdraw) + (4 bytes per pixel) \* (20% reads) = 4\*2.2 = 8.8 bytes/pixel

Z buffer data read per visible pixel: (4 bytes per pixel) \* (2x overdraw) \* (2x drop factor) = 16 bytes per pixel

Z buffer data write per visible pixel: (4 bytes per pixel) \* (2x overdraw) = 8 bytes per pixel

Texture data: (0.5 bytes per texel) \* (4 texels per pixel) \* (2x overdraw) \* (1-0.8 cache hit rate) = 0.8 bytes per pixel

Vertex data per second: (240000 bytes per frame) \* (30 fps) = 7.2 MBytes/second

**Total:** (384000 \* (8.8 + 16 + 8 + 0.8) + 240000) \* 30 = 394.272 MBytes/second

|                      | Title       | D/AVE 3D Data Sheet | Version | 0.7             | Date<br>2009 | -11-02 |
|----------------------|-------------|---------------------|---------|-----------------|--------------|--------|
| Electronic Solutions | Sign Number |                     | Author  |                 | Page         |        |
|                      |             | TD-070201DH-DS      | C       | hristian Sehnke |              | 29/37  |

# 7. POWER REDUCTION FEATURES

#### 7.1 Clock Gating

The D/AVE 3D IP uses gated clocks to reduce power consumption.

One global gated clock signal comes from a top-level clock gate. It supplies the whole IP except the register interface and the interrupt controller and is located inside the Status/Configuration Controller.

Two SW accessible register bits (EnableAutoClkGating and DisableClk) inside the Status/Configuration Controller control the enabling of this clock either permanently or dynamically depending on the busy status of the internal modules.

This control works as follows:

When 'EnableAutoClkGating' is set to '1', the automatic clock gating is used: The clock is enabled on a write to the stream start address register and disabled when the or'ed sum of all core busy signals goes low again, indicating the end of all action in the core.

When 'EnableAutoClkGating' is set to '0', the clock is directly controlled by 'DisableClk': The clock is enabled when 'DisableClk' is set to '0' and disabled, when 'DisableClk' is set to '1'.

#### 7.2 Memory Block Disabling

All memory block use read respectively write enable signals. These can easily be used to fully disable the memory blocks during cycles when no accesses are performed.

#### 7.3 Preparation for Automatic Clock Gating

The whole pipeline structure of the D3 IP is designed such that all pipeline registers only get an enable signal, when they need to register valid input data.

This ensures that the performance gain reached by automatic clock gate insertion by means of synthesis tools (e.g. Cadence RTL Compiler, Synopsys Power Compiler) is maximized.

| TES ™<br>Electronic Solutions | Title       | D/AVE 3D Data Sheet | Version   | 0.7    | Date<br>2009 | -11-02 |
|-------------------------------|-------------|---------------------|-----------|--------|--------------|--------|
|                               | Sign Number |                     | Author    |        | Page         |        |
|                               |             | TD-070201DH-DS      | Christian | Sehnke |              | 30/37  |

# 8. INTEGRATION OVERVIEW

This chapter gives a very brief introduction about how to integrate the IP.

#### 8.1 Configurable Constants

The following constants can be configured (default values are denoted in brackets).

| DAVE3_MBA_ADDRESSWIDTH        | Master address width in bits [32].                    |
|-------------------------------|-------------------------------------------------------|
| DAVE3_MBA_DATAWIDTH           | Master data bus width in bits [32].                   |
| DAVE3_MBA_BURSTCOUNTWIDTH     | Master burst count width in bits [5].                 |
|                               | E.g. 5 means 2 <sup>5</sup> =32 words maximum burst   |
|                               | length (must be consistent with cache line            |
|                               | length).                                              |
| DAVE3_FBCACHE_LINE_SEL_WIDTH  | Width of selector signal for Framebuffer              |
|                               | cache lines [3].                                      |
|                               | E.g. 3 means 2 <sup>3</sup> =8 cache lines in         |
|                               | Framebuffer cache.                                    |
| DAVE3_FBCACHE_WORD_SEL_WIDTH  | Width of selector signal for Framebuffer              |
|                               | cache word inside a line [5].                         |
|                               | E.g. 5 means $2^{\circ}$ =32 words per cache line.    |
| DAVE3_TEXCACHE_LINE_SEL_WIDTH | Width of selector signal for texture cache            |
|                               | lines [2].                                            |
|                               | E.g. 2 means $2^2$ =4 cache lines in texture          |
|                               | cache.                                                |
| DAVE3_TEXCACHE_WORD_SEL_WIDTH | Width of selector signal for texture cache            |
|                               | word inside a line [5].                               |
|                               | E.g. 5 means $2^{\circ}$ =32 words per cache line.    |
| DAVE3_ZSACACHE_LINE_SEL_WIDTH | Width of selector signal for ZSA cache lines          |
|                               | [3].                                                  |
|                               | E.g. 3 means $2^3$ =8 cache lines in ZSA              |
|                               | cache.                                                |
| DAVE3_ZSACACHE_WORD_SEL_WIDTH | Width of selector signal for ZSA cache word           |
|                               | inside a line [5].                                    |
|                               | E.g. 5 means 2 <sup>5</sup> =32 words per cache line. |

Table 8-1: Configurable constants

#### 8.2 Clock

D/AVE is running in a single clock domain. The active edge is the rising edge. Please note, that a global clock gate is used (see 7.1).

The core does not have any multi cycle paths.

#### 8.3 Reset

The reset is fully asynchronous and active high. When the reset signal goes to low, the IP is ready for work after the next clock cycle.

#### 8.4 Power Management

No known restrictions.

|                      | Title       | D/AVE 3D Data Sheet | Version | 0.7              | Date<br>2009 | -11-02 |
|----------------------|-------------|---------------------|---------|------------------|--------------|--------|
| Electronic Solutions | Sign Number | TD-070201DH-DS      | Author  | Christian Sehnke | Page         | 31/37  |

#### 8.5 Memory Description

The D3-IP requires different types of memories with configurable data width.

The design assumes input registers for the memory, so that the memories have an internal latency of one clock cycle.

The different types of memories are:

- Single Port One Read/Write-Port
- Simple Dual Port One Read-Port and one Write-Port
- Full Dual Port Two Read/Write-Ports

| Electronic Solutions | Title       | D/AVE 3D Data Sheet | Version               | 0.7    | Date<br>2009 | -11-02 |
|----------------------|-------------|---------------------|-----------------------|--------|--------------|--------|
|                      | Sign Number | TD-070201DH-DS      | Author<br>Christian S | Sehnke | Page         | 32/37  |

# 9. DEVELOPMENT/VERIFICATION TOOL CHAIN

TES has developed a whole tool chain for both development and verification around the D3 IP. The flow is used under both Windows and Linux. The basic scripting language is Python. The core part of the tool chain is a regression test framework, which runs both the module level and toplevel test cases and compares the results of RTL simulations to the output of an HW exact see model.

See the following list for the details on used tools and versions:

| <b>Operating Systems</b> | Microsoft Windows XP SP3                      |
|--------------------------|-----------------------------------------------|
|                          | Linux 2.6.18-53.el5xen (CentOS)               |
| Simulators               | Mentor Graphics Modelsim-Altera 6.1g          |
|                          | Cadence NC-Flow 08.10-s008                    |
| Synthesis                | Altera Quartus 8.1                            |
|                          | Cadence RTL Compiler v08.10-s126_1            |
| Check Tools              | Code Coverage → Cadence IUS (part of NC-Flow) |
|                          | LINT checking → Atrenta SpyGlass 4            |
| Build Tools              | gcc, CMake, Python                            |

|                      | Title       | D/AVE 3D Data Sheet | Version | 0.7              | Date<br>2009-1 | 1-02  |
|----------------------|-------------|---------------------|---------|------------------|----------------|-------|
| Electronic Solutions | Sign Number |                     | Author  |                  | Page           |       |
|                      |             | TD-070201DH-DS      |         | Christian Sehnke | 3              | 33/37 |

# **10. RESOURCE USAGE**

This chapter gives a first indication of the resource consumption. Please note that the resources usage, especially for the memories, depends very much on the core parameters (see 8.1).

#### 10.1 ASIC Gate Count

Final ASIC area numbers are not yet available. The will be provided in this section as soon as possible.

#### 10.1.1 Logic Gates

The IP requires overall ~1.2 million gates (NAND2 equivalents) without memories.

#### 10.1.2 Memories

Memory blocks inside the D3 IP are used at various locations:

- FIFOs
- Program RAM, register banks and constant tables for the programmable units (VSP and GSP)
- Vertex buffer
- Cache memory

The FIFO sizes and the cache memory sizes are configurable to balance the core performance. In addition, the cache memory size depends on the external data bus width, as the cache memories always need to be as wide as the external bus.

Due to this reason, it's only possible to give a rough overview of the necessary number of memory bits:

- <400 kBits for full performance settings
- <300 kBits for balanced performance settings
- <200 kBits for reduced performance settings (single texture unit)

Most of the internal memories can be implemented as register banks alternatively.

#### 10.1.3 FPGA

Preliminary synthesis results for Altera FPGAs, using the default core parameters (not optimized):

| Device                | Logic count | Multiplier count       | Memory count |
|-----------------------|-------------|------------------------|--------------|
| Cyclone III (EP3C120) | 99.583 LEs  | 242 9-bit DSP elements | 202 M9Ks     |

|                      | Title       | D/AVE 3D Data Sheet | Version | 0.7               | Date<br>2009-11-02 |
|----------------------|-------------|---------------------|---------|-------------------|--------------------|
| Electronic Solutions | Sign Number |                     | Author  | Obviation Ochalus | Page               |
|                      |             | TD-070201DH-DS      |         | Christian Sennke  | 34/37              |

# **11. PRODUCTIVITY TOOL SUPPORT**

To ease application development, TES provides the following tools along with the D/AVE 3D HW/SW IP core.

#### 11.1 SoftD/AVE 3D Emulator

An accurate and performance optimized D/AVE 3D emulator provided as dll for Windows based systems. Allows full feature usage and application development without a real target system.

#### **11.2 Texture Compression Tool**

A plug-in provided for ATIs 'Compressonator' tool, which allows encoding a given bitmap into the proprietary D/AVE 3D Texture Compression 'D3TC'.

#### **11.3 Environment Map Conversion Tool**

A tool to convert between various environment map formats like cube, spherical and dualparaboloid environment maps.

|                                       | Title       | D/AVE 3D Data Sheet | Version | 0.7              | Date<br>2009 | -11-02 |
|---------------------------------------|-------------|---------------------|---------|------------------|--------------|--------|
| Electronic Solutions                  | Sign Number |                     | Author  |                  | Page         |        |
| · · · · · · · · · · · · · · · · · · · | -           | TD-070201DH-DS      |         | Christian Sehnke | -            | 35/37  |

# IMAGES

| Image 2-1 : Interface Diagram                        | 8  |
|------------------------------------------------------|----|
| Image 2-2 : Interface Diagram – Slave Bus Interface  | 9  |
| Image 2-3 : Waveform Diagram – Slave Bus Interface   | 9  |
| Image 2-4 : Interface Diagram – Master Bus Interface | 10 |
| Image 2-5 : Waveform Diagram – Master Bus Interface  | 10 |
| Image 2-6 : SW Interfaces                            | 13 |
| Image 3-1 : Block Diagram – D/AVE 3D Dataflow        | 16 |
| Image 3-2 : Block Diagram - Pixel Pipeline           | 18 |
|                                                      |    |

|                      | Title       | D/AVE 3D Data Sheet | Version     | 0.7    | Date<br>2009 | -11-02 |
|----------------------|-------------|---------------------|-------------|--------|--------------|--------|
| Electronic Solutions | Sign Number |                     | Author      |        | Page         |        |
|                      |             | TD-070201DH-DS      | Christian S | Sehnke |              | 36/37  |

# TABLES

| Table 3-1: Bilinear (left), Edge-Based (right)                                       | 20 |
|--------------------------------------------------------------------------------------|----|
| Table 3-2 : uncompressed 24Bit per Pixel (left), 4Bit per Pixel compressed (right) . | 21 |
| Table 8-1: Configurable constants                                                    | 31 |

|                      | Title       | D/AVE 3D Data Sheet | Version 0.7      | Date 2009-11-02 |
|----------------------|-------------|---------------------|------------------|-----------------|
| Electronic Solutions | Sign Number |                     | Author           | Page            |
|                      |             | TD-070201DH-DS      | Christian Sehnke | 37/37           |